## ELEC50001 EE2 Circuits and Systems

## Problem Sheet 3 Solutions

(Question ratings: $\mathrm{A}=$ Easy, $\ldots, \mathrm{E}=$ Hard. All students should do questions rated $\mathrm{A}, \mathrm{B}$ or C as a minimum)

1A. AND gate: 0 forces output low, 1 allows DATA through. OR gate: 0 allows DATA through, 1 forces output high. XOR gate: 0 allows DATA through, 1 inverts DATA.

It is often useful to think of a gate like this: one input a signal, the others controlling it.


2B. P is high when an odd number of its inputs are high (an odd parity gate) Q is low when all its inputs are the same R is high when exactly one of its inputs is high. All of these properties are true of a 2-input XOR gate. Talking about a 3-input XOR gate (or larger) is ambiguous because no one can tell which of these three gates you mean.

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{P}$ | $\mathbf{Q}$ | $\mathbf{R}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 1 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 | 0 |
| 1 | 0 | 0 | 1 | 1 | 1 |
| 1 | 0 | 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 |

3A. The latch output, X , follows D whenever C is high and freezes in its current state when C goes low. The flipflop output Y , only ever changes on the rising edge of C when it changes to the value that D has just prior to the edge.


4B. Whenever C is high, the latch output, X , will follow its input: this means that we get a feedback loop containing an odd number of inverters. Such a loop will oscillate (indeed the oscillation f requency of such a loop is the standard way of measuring the propagation delay of a logic circuit). T he only real use for this circuit is as a random number generator.

The flipflop circuit, Y, has no such problems because it only looks at its input for an instant and then effectively disconnects it until the next rising clock edge. It forms a $\div 2$ counter.


5A.
$Y=A^{*} / C+/ B^{*} C+/ A^{*} B$
Truth table:
C B A Y output
0000
$\begin{array}{llll}0 & 0 & 1 & 1\end{array}$
$\begin{array}{llll}0 & 1 & 0 & 1\end{array}$
$\begin{array}{llll}0 & 1 & 1 & 1\end{array}$
$\begin{array}{llll}1 & 0 & 0 & 1\end{array}$
$\begin{array}{llll}1 & 0 & 1 & 1\end{array}$
$110 \quad 1$
$\begin{array}{llll}1 & 1 & 1 & 0\end{array}$


6B.

```
// Implementation of a 3_LUT circuit
module lut_3 (out, in, A, B, C);
    output out;
    input [7:0] in; // input value to LUT
    input A, B, C; // control for LUT
    assign out \(=C\) ?
        (B ? (A ? in[7] : in[6]) : (A ? \(\ln [5]:\) in[4] \()\) )
        : \((B\) ? (A ? \(\ln [3]:\) in[2]) : \((A ? \ln [1]: \operatorname{in}[0])\);
endmodule
```

// ... instantiate the LUT
lut_3 q6_logic (out, 8'b01111110, A, B,C);


